|
|
[Submitted] misc: Clean up and complete the gem5<->SystemC-TLM bridge [8/10]
|
cmenard
|
January 30th, 2017, 4:18 p.m.
|
|
|
|
[Submitted] misc: Clean up and complete the gem5<->SystemC-TLM bridge [9/10]
|
cmenard
|
January 30th, 2017, 4:40 p.m.
|
|
|
|
[Submitted] misc: fix a compile error due to incompability with SystemC 2.3.1
|
cmenard
|
May 19th, 2016, 9:49 a.m.
|
|
|
|
[Submitted] misc: fix includes in util/systemc
|
cmenard
|
February 5th, 2017, 2:05 p.m.
|
|
|
|
[Submitted] misc: Fix order of object construction in the CxxConfigManager
|
cmenard
|
January 9th, 2017, 12:48 p.m.
|
|
|
|
[Submitted] misc: Implement the Base SystemC Module as an sc_channel.
|
cmenard
|
January 9th, 2017, 12:17 p.m.
|
|
|
|
[Discarded] util/m5: use CURDIR instead of PWD
|
cirosantilli
|
February 21st, 2018, 4:56 p.m.
|
|
|
|
[Submitted] x86: bugfix: lret instruction has to increment the stack pointer
|
chrism
|
April 17th, 2013, 4:37 a.m.
|
|
|
|
[Submitted] x86: Implementation of Int3 and Int_Ib in long mode
|
chrism
|
June 28th, 2013, 1:25 p.m.
|
|
|
|
[Submitted] arm, config: Add an example ARM big.LITTLE(tm) configuration script
|
cdunham
|
July 8th, 2016, 10:28 a.m.
|
|
|
|
[Discarded] arm, config: Fixups for the example big.LITTLE(tm) configuration
|
cdunham
|
August 16th, 2016, 1:56 p.m.
|
|
|
|
[Submitted] arm, kvm: Automatically use the MuxingKvmGic
|
cdunham
|
January 17th, 2017, 10:04 p.m.
|
|
|
|
[Submitted] arm, kvm: implement MuxingKvmGic
|
cdunham
|
January 17th, 2017, 10:04 p.m.
|
|
|
|
[Submitted] arm, kvm: remove KvmGic
|
cdunham
|
January 17th, 2017, 10:04 p.m.
|
|
|
|
[Submitted] arm: Add AArch64 hypervisor call instruction 'hvc'
|
cdunham
|
June 21st, 2016, 1:41 p.m.
|
|
|
|
[Submitted] arm: Add check to fault routing for hypervisor/virtualization
|
cdunham
|
June 21st, 2016, 1:41 p.m.
|
|
|
|
[Submitted] arm: add stage2 translation support
|
cdunham
|
June 21st, 2016, 1:41 p.m.
|
|
|
|
[Submitted] arm: Add TLBI instruction for stage 2 IPA's
|
cdunham
|
June 21st, 2016, 1:41 p.m.
|
|
|
|
[Submitted] arm: bank GIC registers per CPU
|
cdunham
|
July 18th, 2016, 3:26 p.m.
|
|
|
|
[Submitted] arm: change instruction classes to catch hyp traps
|
cdunham
|
June 21st, 2016, 1:41 p.m.
|
|
|
|
[Submitted] arm: Change TLB software caching
|
cdunham
|
July 30th, 2015, 6:47 p.m.
|
|
|
|
[Submitted] arm: Check TLB stage 2 permissions in AArch64
|
cdunham
|
June 21st, 2016, 1:41 p.m.
|
|
|
|
[Submitted] arm: correctly assign faulting IPA's to HPFAR_EL2
|
cdunham
|
June 21st, 2016, 1:41 p.m.
|
|
|
|
[Submitted] arm: enable EL2 support
|
cdunham
|
June 21st, 2016, 1:41 p.m.
|
|
|
|
[Submitted] arm: Fix EL perceived at TLB for address translation instructions
|
cdunham
|
June 21st, 2016, 1:41 p.m.
|
|
|
|
[Submitted] arm: Fix secure state checking in various places
|
cdunham
|
June 21st, 2016, 1:41 p.m.
|
|
|
|
[Submitted] arm: Fix stage 2 determination in table walker
|
cdunham
|
June 21st, 2016, 1:41 p.m.
|
|
|
|
[Submitted] arm: Fix stage 2 memory attribute checking in AArch64
|
cdunham
|
June 21st, 2016, 1:41 p.m.
|
|
|
|
[Submitted] arm: Fix trapping to Hypervisor during MSR/MRS read/write
|
cdunham
|
June 21st, 2016, 1:41 p.m.
|
|
|
|
[Submitted] arm: invalidate TLB miscreg cache on modification of HSCTLR
|
cdunham
|
June 21st, 2016, 1:41 p.m.
|
|
|
|
[Submitted] arm: Refactor aarch64 table walk logic to remove redundancy
|
cdunham
|
June 21st, 2016, 1:41 p.m.
|
|
|
|
[Submitted] arm: refactor page table walking
|
cdunham
|
June 21st, 2016, 1:41 p.m.
|
|
|
|
[Submitted] arm: s/ctx_id/ctx/ the GIC
|
cdunham
|
July 18th, 2016, 3:26 p.m.
|
|
|
|
[Submitted] arm: Squash after returning from exceptions in v7
|
cdunham
|
February 10th, 2016, 12:04 a.m.
|
|
|
|
[Submitted] arm: tweak MPIDR setting when using SMT
|
cdunham
|
July 30th, 2015, 6:47 p.m.
|
|
|
|
[Submitted] arm: warn not fail on use of missing miscreg CNTHCTL_EL2
|
cdunham
|
June 21st, 2016, 1:41 p.m.
|
|
|
|
[Submitted] base: Add total() to Vector2D stat
|
cdunham
|
May 31st, 2016, 10:43 a.m.
|
|
|
|
[Submitted] base: remove Trace::enabled flag
|
cdunham
|
August 31st, 2015, 6:35 p.m.
|
|
|
|
[Submitted] base: support gzip-compressed object files
|
cdunham
|
September 21st, 2015, 11:42 p.m.
|
|
|
|
[Submitted] config,cpu: Add SMT support to Atomic and Timing CPUs
|
cdunham
|
July 30th, 2015, 6:47 p.m.
|
|
|
|
[Discarded] config: Add --sst configuration option
|
cdunham
|
February 20th, 2015, 6:47 p.m.
|
|
|
|
[Submitted] config: Add ability to exit simulation after initialization
|
cdunham
|
February 20th, 2015, 6:46 p.m.
|
|
|
|
[Submitted] config: Enable elastic trace capture and replay in se/fs
|
cdunham
|
August 11th, 2015, 9:05 p.m.
|
|
|
|
[Submitted] config: Support full-system with SST's memory system
|
cdunham
|
February 20th, 2015, 6:47 p.m.
|
|
|
|
[Submitted] cpu,isa,mem: Adds per-thread wakeup logic
|
cdunham
|
July 30th, 2015, 6:47 p.m.
|
|
|
|
cpu: Add a SynchroTrace replay model
|
cdunham
|
October 26th, 2016, 11:04 p.m.
|
|
|
|
[Submitted] cpu: Add an indirect branch target predictor
|
cdunham
|
February 23rd, 2016, 8:58 p.m.
|
|
|
|
[Submitted] cpu: Add instruction opclass histogram to minor
|
cdunham
|
February 23rd, 2016, 8:58 p.m.
|
|
|
|
[Submitted] cpu: Add per-thread monitors
|
cdunham
|
July 30th, 2015, 6:47 p.m.
|
|
|
|
[Submitted] cpu: Add SMT support to MinorCPU
|
cdunham
|
February 23rd, 2016, 8:58 p.m.
|
|